

www.ti.com SLOS708 -FEBRUARY 2012

### 50W Filter-Free Class-D Stereo Amplifier with AM Avoidance

Check for Samples: TPA3116D2

#### **FEATURES**

- Supports Multiple Output Configurations
  - 2×50-W into a 4-Ω BTL Load at 21 V
  - 2×25-W into a 4-Ω BTL Load at 14.4 V
- Wide Voltage Range: 6 V 26 V
- Automotive Load-Dump Compliant
- · Efficient Class-D Operation
  - >90% Power Efficiency Combined with Low Idle Loss Greatly Reduces Heat Sink Size
- Feedback Power Stage Architecture
  - Improved PSRR Reduces Power Supply Performance Requirements
  - High Damping Factor Provides for Tighter, More Accurate Sound with Improved Bass Response
- Differential Inputs
- Multiple Switching Frequencies
  - AM Avoidance

- Frequency Synchronization
- Power Limit
- · Stereo and Mono Mode
  - Single Filter Mono Mode
- Single Power Supply
- Integrated Self-Protection Circuits Including Over-Voltage, Under-Voltage, Over-Temperature, DC-Detect, and Short Circuit with Error Reporting
- Thermally Enhanced Packages
  - DAD (32-pin HTSSOP Pad-up)
- –40°C to +85°C Ambient Temperature Range

#### **APPLICATIONS**

- Mini-Micro Component, Speaker Bar, Docks
- After-Market Automotive
- CRT TV
- Consumer Audio Applications

#### DESCRIPTION

The TPA3116D2 is a stereo 50-W efficient, stereo digital amplifier power stage for driving 2 bridge-tied speakers or up to 100 W single parallel bridge-tied load. The TPA3116D2 can drive a speaker with an impedance as low as 3.2  $\Omega$  (4  $\Omega$  typical). The high efficiency of the TPA3116D2 allows for a small external heat sink in the 32p DAD package and can even run without a heat sink for music power.

The TPA3116D2 employs a multiple switching frequency option to avoid AM interference.

The TPA3116D2 is fully protected against faults with short-circuit protection and thermal protection as well as over-voltage, under-voltage, and DC protection. Faults are reported back to the processor to prevent devices from being damaged during overload conditions.

#### SIMPLIFIED APPLICATION CIRCUIT





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SLOS708 – FEBRUARY 2012 www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **TERMINAL ASSIGNMENT**

The TPA3116D2 is available in the thermally enhanced package:

#### 32-PIN HTSSOP PACKAGE (DAD)



#### **Terminal Functions**

|     | PIN TYPE <sup>(1</sup> |      | DESCRIPTION                                                                                                                                                 |  |  |  |  |  |  |  |
|-----|------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| NO. | NAME                   | ITPE | DESCRIPTION                                                                                                                                                 |  |  |  |  |  |  |  |
| 1   | GND                    | I    | Connect to GND                                                                                                                                              |  |  |  |  |  |  |  |
| 2   | SDZ                    | I    | Shutdown logic input for audio amp (LOW = outputs Hi-Z, HIGH = outputs enabled). TTL logic levels with compliance to AVCC.                                  |  |  |  |  |  |  |  |
| 3   | FAULTZ                 | DO   | General fault reporting including Over-current_PVCC, OVP_DVDD  FAULTZ = High, normal operation  FAULTZ = Low, fault condition                               |  |  |  |  |  |  |  |
| 4   | RINP                   | I    | Positive audio input for right channel. Biased at 3 V.                                                                                                      |  |  |  |  |  |  |  |
| 5   | RINN                   | I    | Negative audio input for right channel. Biased at 3 V.                                                                                                      |  |  |  |  |  |  |  |
| 6   | PLIMIT                 | I    | Power limit level adjust. Connect a resistor divider from GVDD to GND to set power limit. Connect directly to GVDD for no power limit.                      |  |  |  |  |  |  |  |
| 7   | GVDD                   | РО   | Internally generated gate voltage supply. Not to be used as a supply or connected to any component other than a 1 $\mu$ F X7R ceramic decoupling capacitor. |  |  |  |  |  |  |  |
| 8   | GAIN/SLV               | I    | Selects Gain and selects between Master and Slave mode depending on pin voltage divider.                                                                    |  |  |  |  |  |  |  |
| 9   | GND                    | G    | Power Ground                                                                                                                                                |  |  |  |  |  |  |  |
| 10  | LINP                   | I    | Negative audio input for left channel. Biased at 3 V.                                                                                                       |  |  |  |  |  |  |  |
| 11  | LINN                   | I    | Positive audio input for left channel. Biased at 3 V.                                                                                                       |  |  |  |  |  |  |  |
| 12  | MUTE                   | I    | Mute signal for fast disable/enable of outputs (HIGH = outputs OFF, LOW = outputs ON). TTL logic levels with compliance to AVCC.                            |  |  |  |  |  |  |  |
| 13  | AM2                    | I    | AM Avoidance Frequency Selection                                                                                                                            |  |  |  |  |  |  |  |

(1) **TYPE**: DO = Digital Output, I = Analog Input, G = General Ground, PBY = Power Bypass, PO = Power Output, PI = Power Input, BST = Boot Strap.

Submit Documentation Feedback

SLOS708 -FEBRUARY 2012



### **Terminal Functions (continued)**

| PIN |                               | T)(D=(1)            | D-CODIN-TION                                                                                                                                     |
|-----|-------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME                          | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                      |
| 14  | AM1                           | I                   | AM Avoidance Frequency Selection                                                                                                                 |
| 15  | AM0                           | I                   | AM Avoidance Frequency Selection                                                                                                                 |
| 16  | SYNC                          | DIO                 | Clock input/output for synchronizing multiple class-D devices. Direction determined by GAIN/SLV terminal. Input signal not to exceed GVDD (7 V). |
| 17  | AVCC                          | Р                   | Analog Supply                                                                                                                                    |
| 18  | PVCC                          | Р                   | Power supply                                                                                                                                     |
| 19  | PVCC                          | Р                   | Power supply                                                                                                                                     |
| 20  | BSNL                          | BST                 | Boot strap for negative left channel output, connect to 220 nF X7R ceramic cap to OUTPL                                                          |
| 21  | OUTNL                         | PO                  | Negative left channel output                                                                                                                     |
| 22  | GND                           | G                   | Ground                                                                                                                                           |
| 23  | OUTPL                         | PO                  | Positive left channel output                                                                                                                     |
| 24  | BSPL                          | BST                 | Boot strap for positive left channel output, connect to 220 nF X7R ceramic cap to OUTNL                                                          |
| 25  | GND                           | G                   | Ground                                                                                                                                           |
| 26  | BSNR                          | BST                 | Boot strap for negative right channel output, connect to 220 nF X7R ceramic cap to OUTNR                                                         |
| 27  | OUTNR                         | PO                  | Negative right channel output                                                                                                                    |
| 28  | GND                           | G                   | Ground                                                                                                                                           |
| 29  | OUTPR                         | PO                  | Positive right channel output                                                                                                                    |
| 30  | BSPR                          | BST                 | Boot strap for positive right channel output, connect to 220 nF X7R ceramic cap to OUTPR                                                         |
| 31  | PVCC                          | PI                  | Power supply                                                                                                                                     |
| 32  | PVCC                          | PI                  | Power supply                                                                                                                                     |
| 33  | Thermal Pad<br>or<br>PowerPAD | G                   | Connect to GND for best system performance. If not connected to GND, leave floating.                                                             |

SLOS708 -FEBRUARY 2012



#### SYSTEM BLOCK DIAGRAM





www.ti.com SLOS708 -FEBRUARY 2012

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> |                                     |                  | V  |  |  |  |  |  |
|---------------------------------|-------------------------------------|------------------|----|--|--|--|--|--|
|                                 | INPL, INNL, INPR, INNR              | -0.3 to 6.3      | V  |  |  |  |  |  |
| Input voltage, V <sub>I</sub>   | PLIMIT, GAIN / SLV, SYNC            | -0.3 to GVDD+0.3 | V  |  |  |  |  |  |
|                                 | AM0, AM1, AM2, MUTE, SDZ            | -0.3 to PVCC+0.3 | V  |  |  |  |  |  |
| Operating free-air              | temperature, T <sub>A</sub>         | -40 to 85        | °C |  |  |  |  |  |
| Operating junction              | n temperature range, T <sub>J</sub> | -40 to 150       | °C |  |  |  |  |  |
| Storage temperat                | ure range, T <sub>stg</sub>         | -40 to 125       | °C |  |  |  |  |  |
| Electrostatic disch             | narge: Human body model, ESD        | ±2               | kV |  |  |  |  |  |
| Electrostatic disch             | narge: Charged device model, ESD    | ±500             | V  |  |  |  |  |  |

#### THERMAL INFORMATION

|                         |                                              | TPA3                 | 116D2               |       |
|-------------------------|----------------------------------------------|----------------------|---------------------|-------|
|                         | THERMAL METRIC <sup>(1)</sup>                | DAD (no<br>heatsink) | DAD (with heatsink) | UNITS |
|                         |                                              | 32 PINS              | 32 PINS             |       |
| $\theta_{JA}$           | Junction-to-ambient thermal resistance       |                      |                     |       |
| $\theta_{\text{JCtop}}$ | Junction-to-case (top) thermal resistance    |                      |                     |       |
| $\theta_{JB}$           | Junction-to-board thermal resistance         |                      |                     | °C/W  |
| ΨЈТ                     | Junction-to-top characterization parameter   |                      |                     | C/VV  |
| ΨЈВ                     | Junction-to-board characterization parameter |                      |                     |       |
| $\theta_{JCbot}$        | Junction-to-case (bottom) thermal resistance |                      |                     |       |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                                    |                             |                                                                | MIN | NOM | MAX | UNIT |
|------------------------------------|-----------------------------|----------------------------------------------------------------|-----|-----|-----|------|
| V                                  | Commissional                | PVCC, AVCC                                                     | 6   |     | 26  |      |
| V <sub>CC</sub>                    | Supply voltage              | PVCC, AVCC                                                     | 6   |     | 20  | V    |
| V <sub>IH</sub>                    | High-level input voltage    | AM0, AM1, AM2, MUTE, SDZ, SYNC                                 | 2   |     |     | V    |
| V <sub>IL</sub>                    | Low-level input voltage     | AM0, AM1, AM2, MUTE, SDZ, SYNC                                 |     |     | 0.8 | V    |
| V <sub>OL</sub>                    | Low-level output voltage    | FAULTZ, R <sub>PULL-UP</sub> = 100 kΩ, PVCC = 26 V             |     |     | 0.8 | V    |
| I <sub>IH</sub>                    | High-level input current    | AM0, AM1, AM2, MUTE, SDZ (V <sub>I</sub> = 2 V, VCC = 18 V)    |     |     | 50  | μA   |
| T <sub>A</sub>                     | Operating free-air          | temperature                                                    | -40 |     | 85  | °C   |
| R <sub>L</sub> (BTL)               | Lood Impodence              | Output filter: L = 10 µH, C = 680 nF                           | 3.2 | 4   |     | 0    |
| R <sub>L</sub> (PBTL) Load Impedar |                             | Output filter: L = 10 μH, C = 1 μF                             | 1.6 | 2   |     | Ω    |
| Lo                                 | Output-filter<br>Inductance | Minimum output filter inductance under short-circuit condition |     |     | μΗ  |      |

Copyright © 2012, Texas Instruments Incorporated

Submit Documentation Feedback

SLOS708 -FEBRUARY 2012 www.ti.com

### DC ELECTRICAL CHARACTERISTICS

 $T_A$  = 25°C,  $V_{CC}$  = 12 V to 24 V,  $R_L$  = 4  $\Omega$  (unless otherwise noted)

|                     | PARAMETER                                               | TEST CONDITIONS                                              | MIN  | TYP  | MAX  | UNIT |  |  |
|---------------------|---------------------------------------------------------|--------------------------------------------------------------|------|------|------|------|--|--|
| Vos                 | Class-D output offset voltage (measured differentially) | VI = 0 V, Gain = 36 dB                                       |      | 1.5  | 15   | mV   |  |  |
|                     | Ouisseent supply surrent                                | SDZ = 2 V, no load, PVCC = 12 V                              |      | 20   | 35   | A    |  |  |
| I <sub>CC</sub>     | Quiescent supply current                                | SDZ = 2 V, no load, PVCC = 24 V                              |      | 32   | 50   | mA   |  |  |
|                     | Quiescent supply current in shutdown                    | SDZ = 0.8 V, no load, PVCC = 12 V                            |      | 200  |      |      |  |  |
| I <sub>CC(SD)</sub> | mode                                                    | SDZ = 0.8 V, no load, PVCC = 24 V                            |      | 250  | 400  | μA   |  |  |
| r <sub>DS(on)</sub> | Drain-source on-state resistance, measured pin to pin   | VCC = 21 V, I <sub>out</sub> = 500 mA, T <sub>J</sub> = 25°C |      | 120  |      | mΩ   |  |  |
|                     |                                                         | R1 = open, R2 = 5.6 Ω                                        |      |      |      |      |  |  |
| G                   | Coin (PTL)                                              | R1 = 100 k $\Omega$ , R2 = 20 k $\Omega$                     |      |      |      |      |  |  |
| G                   | Gain (BTL)                                              | 31                                                           | 32   | 33   | dB   |      |  |  |
|                     |                                                         | R1 = 75 k $\Omega$ , R2 = 47 k $\Omega$                      | 35   | 36   | 37   | uБ   |  |  |
|                     |                                                         | $R1 = 51 \text{ k}\Omega$ , $R2 = 51 \text{ k}\Omega$        | 19   | 20   | 21   | dB   |  |  |
| G                   | Coin (SLV)                                              | $R1 = 47 \text{ k}\Omega$ , $R2 = 75 \text{ k}\Omega$        | 25   | 26   | 27   | uБ   |  |  |
| G                   | Gain (SLV)                                              | R1 = 39 k $\Omega$ , R2 = 100 k $\Omega$                     | 31   | 32   | 33   | ٩D   |  |  |
|                     |                                                         | $R1 = 16 \text{ k}\Omega$ , $R2 = 100 \text{ k}\Omega$       | 35   | 36   | 37   | dB   |  |  |
| t <sub>on</sub>     | Turn-on time                                            | SDZ = 2 V                                                    |      | 10   |      | ms   |  |  |
| t <sub>OFF</sub>    | Turn-off time                                           | SDZ = 0.8 V                                                  |      | 2    |      | μs   |  |  |
| GVDD                | Gate Drive Supply                                       | IGVDD < 200 μA                                               | 6.4  | 6.9  | 7.4  | V    |  |  |
| Vo                  | Output Voltage maximum under PLIMIT control             | V(PLIMIT) = 2 V; V <sub>I</sub> = 1 Vrms                     | 6.75 | 7.90 | 8.75 | V    |  |  |

www.ti.com

### **AC ELECTRICAL CHARACTERISTICS**

 $T_A$  = 25°C,  $V_{CC}$  = 12 V to 24 V,  $R_L$  = 4  $\Omega$  (unless otherwise noted)

|       | PARAMETER                         | TEST CONDITIONS                                                   | MIN | TYP     | MAX | UNIT  |
|-------|-----------------------------------|-------------------------------------------------------------------|-----|---------|-----|-------|
| KSVR  | Power Supply ripple rejection     | 200 mVPP ripple at 1 kHz, Gain = 20 dB, Inputs AC-coupled to AGND |     | -70     |     | dB    |
| PO    | Continuous output nower           | THD+N = 10%, f = 1 kHz, VCC = 12 V                                |     |         |     | W     |
| FO    | Continuous output power           | THD+N = 10%, f = 1 kHz, VCC = 21 V                                |     | 50      |     | VV    |
| THD+N | Total harmonic distortion + noise | VCC = 21 V, f = 1 kHz, PO = 25 W (half-power)                     |     | 0.1%    |     |       |
| Vn    | Output intograted poins           | 20 Hz to 22 kHz. A weighted filter. Coin = 20 dB                  |     | 65      |     | μV    |
| VII   | Output integrated noise           | 20 Hz to 22 kHz, A-weighted filter, Gain = 20 dB                  |     | -80     |     | dBV   |
|       | Crosstalk                         | V <sub>O</sub> = 1 Vrms, Gain = 20 dB, f = 1 kHz                  |     | -100    |     | dB    |
| SNR   | Signal-to-noise ratio             | Maximum output at THD+N < 1%, f = 1 kHz, Gain = 20 dB, A-weighted |     | 102     |     | dB    |
|       |                                   | AM2=0, AM1=0, AM0=0                                               | 376 | 400     | 424 |       |
|       |                                   | AM2=0, AM1=0, AM0=1                                               | 470 | 500     | 530 |       |
|       |                                   | AM2=0, AM1=1, AM0=0                                               | 564 | 600     | 636 |       |
|       | On sillator fra successiv         | AM2=0, AM1=1, AM0=1                                               |     |         |     | 1.11= |
| fosc  | Oscillator frequency              | AM2=1, AM1=0, AM0=0                                               |     |         |     | kHz   |
|       |                                   | AM2=1, AM1=0, AM0=1                                               | R   | eserved | i   |       |
|       |                                   | AM2=1, AM1=1, AM0=0                                               |     |         |     |       |
|       |                                   | AM2=1, AM1=1, AM0=1                                               | _   |         |     |       |
|       | Thermal trip point                |                                                                   |     | 150     |     | °C    |
|       | Thermal hysteresis                |                                                                   |     | 15      |     | °C    |



SLOS708 -FEBRUARY 2012 www.ti.com

#### TYPICAL CHARACTERISTICS

#### TOTAL HARMONIC DISTORTION +NOISE (BTL)

#### **FREQUENCY** 10 Gain = 20 dB $P_0 = 1 W$ $PV_{CC} = 6 V$ $P_0 = 2.5 \text{ W}$ $T_A = 25^{\circ}C$ $P_0 = 5 \text{ W}$ $R_L = 4 \Omega$ f<sub>S</sub> = 400 kHz (%) N+QH1 0.1 0.01 0.001 100 20 1k 10k 20k Frequency (Hz)

Figure 1.

### TOTAL HARMONIC DISTORTION + NOISE (BTL)



Figure 2.

## TOTAL HARMONIC DISTORTION + NOISE (BTL) vs



Figure 3.

### TOTAL HARMONIC DISTORTION + NOISE (BTL)



Figure 4.

Submit Documentation Feedback



SLOS708 -FEBRUARY 2012 www.ti.com

#### TYPICAL CHARACTERISTICS (continued)

### **TOTAL HARMONIC DISTORTION + NOISE (BTL)**



Figure 5.

#### **OUTPUT POWER** 10 Gain = 20 dB PV<sub>CC</sub> = 24 V $T_A = 25^{\circ}C$ $R_L = 4 \Omega$ $f_s = 400 \text{ kHz}$ 1

TOTAL HARMONIC DISTORTION + NOISE (BTL)



Figure 6.

#### **TOTAL HARMONIC DISTORTION + NOISE (BTL)** VS



Figure 7.



Figure 8.



#### TYPICAL CHARACTERISTICS (continued)

### MAXIMUM OUTPUT POWER (BTL)

#### vs SUPPLY VOLTAGE



Figure 9.

### MAXIMUM OUTPUT POWER (BTL)

#### AXIMOM COTFOT FOWER (BTE





Figure 10.

## OUTPUT CURRENT (BTL) vs

### TOTAL OUTPUT POWER



Figure 11.

### CROSSTALK (BTL)

#### vs FREQUENCY



Figure 12.



www.ti.com SLOS708 -FEBRUARY 2012

#### TYPICAL CHARACTERISTICS (continued)

#### **SUPPLY RIPPLE REJECTION RATIO (BTL)**



Figure 13.

### TOTAL HARMONIC DISTORTION + NOISE (PBTL)



Figure 14.

### TOTAL HARMONIC DISTORTION + NOISE (PBTL)



Figure 15.

### MAXIMUM OUTPUT POWER (PBTL)



Figure 16.

Copyright © 2012, Texas Instruments Incorporated



### **TYPICAL CHARACTERISTICS (continued)**

POWER EFFICIENCY (PBTL)
vs
OUTPUT POWER

TOTAL HARMONIC DISTORTION + NOISE (PBTL)



Figure 17. Figure 18.

#### TOTAL HARMONIC DISTORTION + NOISE (PBTL)



SLOS708 -FEBRUARY 2012



#### **DEVICE INFORMATION**

#### TYPICAL APPLICATION



Figure 20. Schematic

A 2.1 solution, U3 TPA3116D2 in Master, BTL, gain of 20 dB. Power limit not implemented. U4 in Slave, PBTL gain if 20dB. A 10 µH - 680 nF second order output filter is used for all outputs. Inputs are connected for differential input.

15 kΩ

 $9 k\Omega$ 

SLOS708 –FEBRUARY 2012 www.ti.com

#### **GAIN SETTING AND MASTER / SLAVE**

32 dB

36 dB

The gain of the TPA3116D2 is set by the voltage divider connected to the GAIN/SLV control pin. Master or Slave mode is also controlled by the same pin. An internal ADC is used to detect the 8 input states. The first four stages sets the GAIN in Master mode in gains of 20, 26, 32, 36 dB respectively, while the next four stages sets the GAIN in Slave mode in gains of 20, 26, 32, 36 dB respectively. The gain setting is latched during power-up and cannot be changed while device is powered. Table 1 shows the recommended resistor values and the state and gain:

**MASTER / SLAVE GAIN** R1 (to GND) R2 (to GVDD) **INPUT IMPEDANCE** MODE Master  $5.6 \text{ k}\Omega$ **OPEN**  $60 \text{ k}\Omega$ 20 dB Master 26 dB 20 kΩ 100 kΩ 30 kΩ Master 32 dB 39 kΩ 100 kΩ 15 kΩ Master 36 dB 47 kΩ 75 kΩ  $9 k\Omega$ 60 kΩ 20 dB 51 kΩ 51 kΩ Slave 47 kΩ 30 kΩ Slave 26 dB 75 kΩ

100 kΩ

 $100 \text{ k}\Omega$ 

39 kΩ

16 kΩ

Table 1. GAIN and MASTER/SLAVE



In Master mode, SYNC terminal is an output, in Slave mode, SYNC terminal is an input for a clock input. TTL logic levels with compliance to GVDD.

#### INPUT IMPEDANCE

Slave

Slave

The TPA3116D2 input stage is a fully differential input stage and the input impedance changes with the gain setting from 9 k $\Omega$  at 36 dB gain to 60 k $\Omega$  at 20 dB gain. Table 1 lists the values from min to max gain The tolerance of the input resistor value is  $\pm 20\%$  so the minimum value will be higher than 7.2 k $\Omega$ . The inputs need to be AC-coupled to minimize the output dc-offset and ensure correct ramping of the output voltages during power-ON and power-OFF. The input ac-coupling capacitor together with the input impedance forms a high-pass filter with the following cut-off frequency:

$$f = \frac{1}{2\pi Z_i C_i} \tag{1}$$

If a flat bass response is required down to 20 Hz the recommended cut-off frequency is a tenth of that, 2 Hz. Table 2 lists the recommended ac-couplings capacitors for each gain step. If a -3 dB is accepted at 20 Hz 10 times lower capacitors can used – for example, a 1  $\mu$ F can be used.

**Table 2. Recommended Input AC-Coupling Capacitors** 

| GAIN  | INPUT IMPEDANCE | INPUT CAPACITANCE | HIGH-PASS FILTER |
|-------|-----------------|-------------------|------------------|
| 20 dB | 60 kΩ           | 1.5 µF            | 1.8 Hz           |
| 26 dB | 30 kΩ           | 3.3 µF            | 1.6 Hz           |
| 32 dB | 15 kΩ           | 5.6 μF            | 2.3 Hz           |
| 36 dB | 9 kΩ            | 10 μF             | 1.8 Hz           |

Submit Documentation Feedback

Copyright © 2012, Texas Instruments Incorporated



www.ti.com SLOS708 -FEBRUARY 2012



The input capacitors used should be a type with low leakage, like quality electrolytic, tantalum or ceramic. If a polarized type is used the positive connection should face the input pins of TPA3116D2 are biased to 3 Vdc.

#### START-UP/SHUTDOWN OPERATION

The TPA3116D2 employs a shutdown mode of operation designed to reduce supply current (Icc) to the absolute minimum level during periods of nonuse for power conservation. The SDZ input terminal should be held high (see specification table for trip point) during normal operation when the amplifier is in use. Pulling SDZ low will put the outputs to mute and the amplifier to enter a low-current state. It is not recommended to leave SDZ unconnected, because amplifier operation would be unpredictable.

For the best power-off pop performance, place the amplifier in the shutdown mode prior to removing the power supply. The gain setting is selected at the end of the start-up cycle.

#### **PLIMIT OPERATION**

The TPA3116D2 has a build-in voltage limited that can be used to limit the output voltage level below the supply rail, the amplifier simply operates as if it was powered by a lower supply voltage, and thereby limits the output power. Add a resistor divider from GVDD to ground to set the voltage at the PLIMIT pin. An external reference may also be used if tighter tolerance is required. Add a 1  $\mu$ F capacitor from pin PLIMIT to ground to ensure stability.



Figure 21. POWER LIMIT Example

The PLIMIT circuit sets a limit on the output peak-to-peak voltage. The limiting is done by limiting the duty cycle to a fixed maximum value. This limit can be thought of as a "virtual" voltage rail which is lower than the supply connected to PVCC. This "virtual" rail is approximately 4 times the voltage at the PLIMIT pin. This output voltage can be used to calculate the maximum output power for a given maximum input voltage and speaker impedance.

SLOS708 –FEBRUARY 2012 www.ti.com

$$P_{OUT} = \frac{\left( \left( \frac{R_L}{R_L + 2 \times R_S} \right) \times V_P \right)^2}{2 \times R_L}$$
 for unclipped power (2)

Where:

R<sub>S</sub> is the total series resistance including R<sub>DS(on)</sub>, and output filter resistance.

R<sub>I</sub> is the load resistance.

V<sub>P</sub> is the peak amplitude

 $V_P = 4 \times PLIMIT \text{ voltage if PLIMIT} < 4 \times V_P$ 

 $P_{OUT}$  (10%THD) = 1.25 ×  $P_{OUT}$  (unclipped)

**Table 3. POWER LIMIT Example** 

| SUPPLY<br>VOLTAGE | GAIN  | PLIMIT VOLTAGE | R3 (to GND) | R4 (to GVDD) | OUTPUT POWER | OUTPUT VOLTAGE (V <sub>p-p</sub> ) |
|-------------------|-------|----------------|-------------|--------------|--------------|------------------------------------|
| 24 V              | 26 dB | 2.94           | 39 kΩ       | 51 kΩ        | 15           | 25.2                               |
| 24 V              | 26 dB | 2.34           | 39 kΩ       | 75 kΩ        | 10           | 20                                 |
| 24 V              | 26 dB | 1.62           | 24 kΩ       | 75 kΩ        | 5            | 14                                 |
| 24 V              | 26 dB | 6.97           | Open        | Short        | 12.1         | 27.7                               |
| 24 V              | 20 dB | 3.00           | 43 kΩ       | 56 kΩ        | 10           | 23                                 |
| 12 V              | 20 dB | 1.86           | 30 kΩ       | 82 kΩ        | 5            | 14.8                               |
| 12 V              | 20 dB | 6.97           | Open        | Short        | 10.6         | 23.5                               |
| 12 V              | 20 dB | 1.76           | 27 kΩ       | 82 kΩ        | 5            | 15                                 |

#### **GVDD SUPPLY**

The GVDD Supply is used to power the gates of the output full bridge transistors. It can also be used to supply the PLIMIT and GAIN/SLV voltage dividers. Decouple GVDD with a X7R ceramic 1  $\mu$ F capacitor to GND. The GVDD supply is not intended to be used for external supply. It is recommended to limit the current consumption by using resistor voltage dividers for GAIN/SLV and PLIMIT of 100 k $\Omega$  or more.

#### **BSPx AND BSNx CAPACITORS**

The full H-bridge output stages use only NMOS transistors. Therefore, they require bootstrap capacitors for the high side of each output to turn on correctly. A 220 nF ceramic capacitor, rated for at least 16 V, must be connected from each output to its corresponding bootstrap input. (See the application circuit diagram in fig xx) The bootstrap capacitors connected between the BSxx pins and corresponding output function as a floating power supply for the high-side N-channel power MOSFET gate drive circuitry. During each high-side switching cycle, the bootstrap capacitors hold the gate-to-source voltage high enough to keep the high-side MOSFETs turned on.

#### **DIFFERENTIAL INPUTS**

The differential input stage of the amplifier cancels any noise that appears on both input lines of the channel. To use the TPA3116D2 with a differential source, connect the positive lead of the audio source to the INPx input and the negative lead from the audio source to the INNx input. To use the TPA3116D2 with a single-ended source, ac ground the INPx or INNx input through a capacitor equal in value to the input capacitor on INNx or INPx and apply the audio source to either input. In a single-ended input application, the unused input should be ac grounded at the audio source instead of at the device input for best noise performance. For good transient performance, the impedance seen at each of the two differential inputs should be the same.

The impedance seen at the inputs should be limited to an RC time constant of 1 ms or less if possible. This is to allow the input dc blocking capacitors to become completely charged during the 10 ms power-up time. If the input capacitors are not allowed to completely charge, there will be some additional sensitivity to component matching which can result in pop if the input components are not well matched.

Submit Documentation Feedback



www.ti.com SLOS708 -FEBRUARY 2012

#### **MONO MODE (PBTL)**

The TPA3116D2 can be connected in MONO mode enabling up to 100W output power. This is done by:

- Connect INPL and INNL directly to Ground (without capacitors) this sets the device in Mono mode during power up.
- Connect OUTPR and OUTNR together for the positive speaker terminal and OUTNL and OUTPL together for the negative terminal
- · Analog input signal is applied to INPR and INNR



#### **DEVICE PROTECTION SYSTEM**

The TPA3116D2 contains a complete set of protection circuits carefully designed to make system design efficient as well as to protect the device against any kind of permanent failures due to short circuits, overload, over temperature, and under-voltage. The FAULTZ pin will signal if an error is detected according to the fault table below:

#### SHORT-CIRCUIT PROTECTION AND AUTOMATIC RECOVERY FEATURE

The TPA3116D2 has protection from over current conditions caused by a short circuit on the output stage. The short circuit protection fault is reported on the FAULTZ pin as a low state. The amplifier outputs are switched to a high impedance state when the short circuit protection latch is engaged. The latch can be cleared by cycling the SDZ pin through the low state.

If automatic recovery from the short circuit protection latch is desired, connect the FAULTZ pin directly to the SDZ pin. This allows the FAULTZ pin function to automatically drive the SDZ pin low which clears the short-circuit protection latch.

#### THERMAL PROTECTION

Thermal protection on the TPA3116D2 prevents damage to the device when the internal die temperature exceeds 150°C. There is a ±15°C tolerance on this trip point from device to device. Once the die temperature exceeds the thermal trip point, the device enters into the shutdown state and the outputs are disabled. This is not a latched fault. The thermal fault is cleared once the temperature of the die is reduced by 15°C. The device begins normal operation at this point with no external system interaction.

Thermal protection faults are NOT reported on the FAULTZ terminal.

#### **TPA3116D2 MODULATION SCHEME**

The TPA3116D2 uses a modulation scheme that allows operation without the classic LC reconstruction filter when the amp is driving an inductive load. Each output is switching from 0 volts to the supply voltage. The OUTPx and OUTNx are in phase with each other with no input so that there is little or no current in the speaker. The duty cycle of OUTPx is greater than 50% and OUTNx is less than 50% for positive output voltages. The duty cycle of OUTPx is less than 50% and OUTNx is greater than 50% for negative output voltages. The voltage across the load sits at 0V throughout most of the switching period, reducing the switching current, which reduces any I<sup>2</sup>R losses in the load.



SLOS708 –FEBRUARY 2012 www.ti.com



# EFFICIENCY: LC FILTER REQUIRED WITH THE TRADITIONAL CLASS-D MODULATION SCHEME

The main reason that the traditional class-D amplifier needs an output filter is that the switching waveform results in maximum current flow. This causes more loss in the load, which causes lower efficiency. The ripple current is large for the traditional modulation scheme, because the ripple current is proportional to voltage multiplied by the time at that voltage. The differential voltage swing is 2 × VCC, and the time at each voltage is half the period for the traditional modulation scheme. An ideal LC filter is needed to store the ripple current from each half cycle for the next half cycle, while any resistance causes power dissipation. The speaker is both resistive and reactive, whereas an LC filter is almost purely reactive.

The TPA3116D2 modulation scheme has little loss in the load without a filter because the pulses are short and the change in voltage is VCC instead of 2 × VCC. As the output power increases, the pulses widen, making the ripple current larger. Ripple current could be filtered with an LC filter for increased efficiency, but for most applications the filter is not needed.

An LC filter with a cutoff frequency less than the class-D switching frequency allows the switching current to flow through the filter instead of the load. The filter has less resistance but higher impedance at the switching frequency than the speaker, which results in less power dissipation, therefore increasing efficiency.

#### FERRITE BEAD FILTER CONSIDERATIONS

Using the Advanced Emissions Suppression Technology in the TPA3116D2 amplifier it is possible to design a high efficiency class-D audio amplifier while minimizing interference to surrounding circuits. It is also possible to accomplish this with only a low-cost ferrite bead filter. In this case it is necessary to carefully select the ferrite bead used in the filter. One important aspect of the ferrite bead selection is the type of material used in the ferrite bead. Not all ferrite material is alike, so it is important to select a material that is effective in the 10 to 100 MHz

Submit Documentation Feedback

Copyright © 2012, Texas Instruments Incorporated



www.ti.com SLOS708 -FEBRUARY 2012

range which is key to the operation of the class-D amplifier. Many of the specifications regulating consumer electronics have emissions limits as low as 30 MHz. It is important to use the ferrite bead filter to block radiation in the 30 MHz and above range from appearing on the speaker wires and the power supply lines which are good antennas for these signals. The impedance of the ferrite bead can be used along with a small capacitor with a value in the range of 1000 pF to reduce the frequency spectrum of the signal to an acceptable level. For best performance, the resonant frequency of the ferrite bead/ capacitor filter should be less than 10 MHz.

Also, it is important that the ferrite bead is large enough to maintain its impedance at the peak currents expected for the amplifier. Some ferrite bead manufacturers specify the bead impedance at a variety of current levels. In this case it is possible to make sure the ferrite bead maintains an adequate amount of impedance at the peak current the amplifier will see. If these specifications are not available, it is also possible to estimate the bead current handling capability by measuring the resonant frequency of the filter output at low power and at maximum power. A change of resonant frequency of less than fifty percent under this condition is desirable. Examples of ferrite beads which have been tested and work well with the TPA3116D2 include xxxx and yyy from kkkk and the zzzz from mmmmmm.

A high quality ceramic capacitor is also needed for the ferrite bead filter. A low ESR capacitor with good temperature and voltage characteristics will work best.

Additional EMC improvements may be obtained by adding snubber networks from each of the class-D outputs to ground. Suggested values for a simple RC series snubber network would be 10  $\Omega$  in series with a 330 pF capacitor although design of the snubber network is specific to every application and must be designed taking into account the parasitic reactance of the printed circuit board as well as the audio amp. Take care to evaluate the stress on the component in the snubber network especially if the amp is running at high PVCC. Also, make sure the layout of the snubber network is tight and returns directly to the GND pins on the IC.



Figure 23.

#### WHEN TO USE AN OUTPUT FILTER FOR EMI SUPPRESSION

The TPA3116D2 has been tested with a simple ferrite bead filter for a variety of applications including long speaker wires up to 125 cm and high power. The TPA3116D2 EVM passes FCC class-B specifications under these conditions using twisted speaker wires. The size and type of ferrite bead can be selected to meet application requirements. Also, the filter capacitor can be increased if necessary with some impact on efficiency.

There may be a few circuit instances where it is necessary to add a complete LC reconstruction filter. These circumstances might occur if there are nearby circuits which are sensitive to noise. In these cases a classic second order Butterworth filter similar to those shown in the figures below can be used.

Some systems have little power supply decoupling from the AC line but are also subject to line conducted interference (LCI) regulations. These include systems powered by "wall warts" and "power bricks." In these cases, it LC reconstruction filters can be the lowest cost means to pass LCI tests. Common mode chokes using low frequency ferrite material can also be effective at preventing line conducted interference.

SLOS708 -FEBRUARY 2012 www.ti.com



Figure 24.

#### AM AVOIDANCE EMI REDUCTION

To reduce interference in the AM radio band, the TPA3116D2 has the ability to change the switching frequency via AM<2:0> pins. The recommended frequencies are listed in Table 4. The fundamental frequency and its second harmonic straddle the AM radio band listed. This eliminates the tones that can be present due to the switching frequency being demodulated by the AM radio.

**Table 4. AM Frequencies** 

|                       | US                           |     |     |     | EUROPEAN              |                              |     |     |     |  |
|-----------------------|------------------------------|-----|-----|-----|-----------------------|------------------------------|-----|-----|-----|--|
| AM FREQUENCY<br>(kHz) | SWITCHING<br>FREQUENCY (kHz) | AM2 | AM1 | AM0 | AM FREQUENCY<br>(kHz) | SWITCHING<br>FREQUENCY (kHz) | AM2 | AM1 | АМ0 |  |
|                       |                              |     |     |     | 522-540               | 400                          | 0   | 0   | 0   |  |
| 540-917               | 500                          | 0   | 0   | 1   | 540-914               | 500                          | 0   | 0   | 1   |  |
| 917-1125              | 600 (or 400)                 | 0   | 1   | 0   | 914-1122              | 600 (or 400)                 | 0   | 1   | 0   |  |
| 917-1125              | 600 (or 400)                 | 0   | 0   | 0   | 914-1122              | 600 (or 400)                 | 0   | 0   | 0   |  |
| 1125-1375             | 500                          | 0   | 0   | 1   | 1122-1373             | 500                          | 0   | 0   | 1   |  |
| 1375-1547             | 600 (or 400)                 | 0   | 1   | 0   | 1373-1548             | 600 (or 400)                 | 0   | 1   | 0   |  |
| 1375-1547             | 600 (or 400)                 | 0   | 0   | 0   | 1373-1346             | 600 (or 400)                 | 0   | 0   | 0   |  |
| 4547 4700             | 600 (or 500)                 | 0   | 1   | 0   | 4540 4704             | 600 (or 500)                 | 0   | 1   | 0   |  |
| 1547-1700             | 600 (or 500)                 | 0   | 0   | 1   | 1548-1701             | 600 (or 500)                 | 0   | 0   | 1   |  |

### PRINTED-CIRCUIT BOARD (PCB LAYOUT)

The TPA3116D2 can be used with a small, inexpensive ferrite bead output filter for most applications. However, since the class-D switching edges are fast, it is necessary to take care when planning the layout of the printed circuit board. The following suggestions will help to meet EMC requirements.

**PRODUCT PREVIEW** 



SLOS708 -FEBRUARY 2012 www.ti.com

Decoupling capacitors — The high-frequency decoupling capacitors should be placed as close to the PVCC and AVCC terminals as possible. Large (2200 µF or greater) bulk power supply decoupling capacitors should be placed near the TPA3116D2 on the PVCC supplies. Local, high-frequency bypass capacitors should be placed as close to the PVCC pins as possible. These caps can be connected to the IC GND pad directly for an excellent ground connection. Consider adding a small, good quality low ESR ceramic capacitor between 220 pF and 1 nF and a larger mid-frequency cap of value between 100 nF and 1 uF also of good quality to the PVCC connections at each end of the chip.

- Keep the current loop from each of the outputs through the ferrite bead and the small filter cap and back to GND as small and tight as possible. The size of this current loop determines its effectiveness as an antenna.
- Grounding The PVCC decoupling capacitors should connect to GND. All ground should be connected at the IC GND, which should be used as a central ground connection or star ground for the TPA3116D2.
- Output filter The ferrite EMI filter (see Figure 24) should be placed as close to the output terminals as possible for the best EMI performance. The LC filter should be placed close to the outputs. The capacitors used in both the ferrite and LC filters should be grounded.

For an example layout, see the TPA3116D2 Evaluation Module (TPA3116D2EVM) User Manual. Both the EVM user manual and the thermal pad application report are available on the TI Web site at http://www.ti.com.

#### **HEATSINK USED ON THE EVM**

The heat sink used on the EVM is an 14x25x50 mm extruded aluminum heat sink with tree fins: see drawing below:



Figure 25.

This size heat sink have shown to be sufficient for continues output power. The crest factor of music and having airflow will lower the requirement for the heat sink size and smaller types can be used.

#### FOOTPRINT COMPATIBLE DEVICE FAMILY

TPA3116D2

TPA3118D2

TPA3130D2





25-Oct-2016

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| TPA3116D2DAD     | ACTIVE | HTSSOP       | DAD                | 32   | 46             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TPA<br>3116<br>D2    | Samples |
| TPA3116D2DADR    | ACTIVE | HTSSOP       | DAD                | 32   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TPA<br>3116<br>D2    | Samples |
| TPA3118D2DAP     | ACTIVE | HTSSOP       | DAP                | 32   | 46             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TPA3118              | Samples |
| TPA3118D2DAPR    | ACTIVE | HTSSOP       | DAP                | 32   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TPA3118              | Samples |
| TPA3130D2DAP     | ACTIVE | HTSSOP       | DAP                | 32   | 46             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TPA3130              | Samples |
| TPA3130D2DAPR    | ACTIVE | HTSSOP       | DAP                | 32   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TPA3130              | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



### PACKAGE OPTION ADDENDUM

25-Oct-2016

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPA3116D2, TPA3118D2:

Automotive: TPA3116D2-Q1, TPA3118D2-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

### PACKAGE MATERIALS INFORMATION

14-Jul-2012 www.ti.com

### TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**





#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

#### \*All dimensions are nominal

| All difficulties are fromitial |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|--------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPA3116D2DADR                  | HTSSOP          | DAD                | 32 | 2000 | 330.0                    | 24.4                     | 8.6        | 11.5       | 1.6        | 12.0       | 24.0      | Q1               |
| TPA3118D2DAPR                  | HTSSOP          | DAP                | 32 | 2000 | 330.0                    | 24.4                     | 8.6        | 11.5       | 1.6        | 12.0       | 24.0      | Q1               |
| TPA3130D2DAPR                  | HTSSOP          | DAP                | 32 | 2000 | 330.0                    | 24.4                     | 8.6        | 11.5       | 1.6        | 12.0       | 24.0      | Q1               |

www.ti.com 14-Jul-2012



\*All dimensions are nominal

| 7 til dillionorio di o momina |              |                 |          |      |             |            |             |  |
|-------------------------------|--------------|-----------------|----------|------|-------------|------------|-------------|--|
| Device                        | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
| TPA3116D2DADR                 | HTSSOP       | DAD             | 32       | 2000 | 367.0       | 367.0      | 45.0        |  |
| TPA3118D2DAPR                 | HTSSOP       | DAP             | 32       | 2000 | 367.0       | 367.0      | 45.0        |  |
| TPA3130D2DAPR                 | HTSSOP       | DAP             | 32       | 2000 | 367.0       | 367.0      | 45.0        |  |

PLASTIC SMALL OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4073258-2/G



### PowerPAD™ TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



#### PowerPAD is a trademark of Texas Instruments.

#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
   Reference JEDEC registration MO-153.



PLASTIC SMALL OUTLINE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations
- design recommendations.

  8. Board assembly site may have different recommendations for stencil design.



DAP (R-PDSO-G32)PowerPAD™ PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Falls within JEDEC MO-153 Variation DCT.

PowerPAD is a trademark of Texas Instruments.

## DAP (R-PDSO-G32)

PowerPAD™ PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments.



## DAP (R-PDSO-G32) PowerPAD™ PLASTIC SMALL OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- F. Contact the board fabrication site for recommended soldermask tolerances.

PowerPAD is a trademark of Texas Instruments



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.